Show simple item record

dc.contributor.authorMedina Marín, Joselito
dc.date.accessioned2017-07-03T20:55:29Z
dc.date.available2017-07-03T20:55:29Z
dc.date.issued2016
dc.identifier.citationJ. C. Quezada · J. Medina · E. Flores · J. C. Seck Tuoh · A. E. Solís · V. Quezadaes
dc.identifier.urihttps://repository.uaeh.edu.mx/bitstream/123456789/17937
dc.description.abstractAutomated systems based on programmable logic controllers (PLC) are still applied in discrete event systems (DES) for controlling and monitoring of industrial processes signals. PLC-based control systems are characterized for having physical input and output signals coming from and going to sensors and actuators, respectively, which they are in direct contact with the production or manufacturing process. The input subsystem to PLC consists of sensor-wiring-physical inputs module, and it can present two kinds of faults: short circuit or open circuit, in one or more signals of the process physical inputs, which it causes faults in the control and/or in the control algorithms behavior. Ladder diagram (LD) is one of the five programming languages supported by the International Electrotechnical Commission (IEC) through the IEC-61131-3 standard, and it remains being used at industry for control algorithm design of PLC-based systems. This paper proposes the simulation and validation of control algorithms developed in LD by using Petri Nets (PN) in order to deal with the possible fault options (short circuit and/or open circuit) in the physical inputs subsystem of a PLC-based control system. One control algorithms in LD have been analyzed in order to show the advantages of the proposed approach.es
dc.languagees
dc.subjectAutomatización y Optimización de Sistemas de Manufacturaes
dc.titleSimulation and validation of diagram ladder?petri netses
dc.typeArticle


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record